Converge Digest

Intel Architecture Day highlights – Foveros and Sunny Cove

At Intel “Architecture Day” this week in Santa Clara, California, Intel executives outlined a broad strategy to address “an expanding universe of data-intensive workloads for PCs and other smart consumer devices, high-speed networks, ubiquitous artificial intelligence (AI), specialized cloud data centers and autonomous vehicles.”

Intel’s overall strategy is anchored on six pillars:

Process: Intel expects advanced packaging solutions to enable continued exponential scaling in computing density by extending transistor density to the third dimension.

Architecture: Intel sees a future with a diverse mix of scalar, vector, matrix and spatial architectures deployed in CPU, GPU, accelerator and FPGA sockets, enabled by a scalable software stack, integrated into systems by advanced packaging technology.

Memory: the company believes its is uniquely positioned to combine in-package memory and Intel Optane technology to fill gaps in the memory hierarchy to provide bandwidth closer to the silicon die.

Interconnect: Intel will offer a complete range of leading interconnect products enables the heterogeneous computing landscape at scale. This includes wireless connections for 5G infrastructure as well as silicon-level package and die interconnects.

Security: the company believes it is uniquely positioned to deliver security technologies that help improve the end-to-end and to make security advancements a key differentiator.

Software: Intel will offer a common set of tools that can address Intel silicon for developers. The company says that for every order of magnitude performance potential of a new hardware architecture there are two orders of magnitude performance enabled by software.

Some highlights of Intel Architecture Day:

Exit mobile version