• Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io
No Result
View All Result
Converge Digest
Friday, April 17, 2026
  • Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io
No Result
View All Result
Converge Digest
No Result
View All Result

Home » Keysight introduces Chiplet PHY Designer

Keysight introduces Chiplet PHY Designer

January 25, 2024
in Semiconductors
A A

Keysight Technologies introduced Chiplet PHY Designer, a new tool for high-speed digital design and simulation. This tool focuses on die-to-die (D2D) interconnect simulation, which is crucial for verifying the performance of heterogeneous and 3D integrated circuit (IC) designs, commonly known as chiplets. It’s the industry’s first electronic design automation (EDA) tool that offers detailed modeling and simulation capabilities, enabling chiplet designers to verify that their designs meet the specifications of the Universal Chiplet Interconnect Express (UCIe) standard.

UCIe is becoming the leading chiplet interconnect specification in the semiconductor industry. It’s an open standard that defines interconnects between chiplets within advanced 2.5D or 3D packages. UCIe is gaining support from top semiconductor equipment and EDA tool vendors, foundries, and chiplet designers. Designers adopting this interconnect standard and ensuring their chiplets meet its specifications contribute to building a broad ecosystem for chiplet interoperability and commerce.

Keysight EDA’s R&D team has extensive experience in modeling and simulating high-speed digital interfaces aligned with industry standards. For example, ADS Memory Designer covers various memory interfaces like GDDR7, DDR5, LPDDR5, and HBM3 with its IBIS-AMI modeler. Additionally, its JEDEC compliance test solution handles over 100 test IDs using the same algorithm as the Keysight Infinium oscilloscope family.

Key features of the Chiplet PHY Designer physical-layer simulator include:

  • Supports UCIe physical layer standard – automated parsing of signals following the standard naming conventions, automated connections between multiple dies through package interconnects, standard driven simulation setup such as speed grade, and intuitive measurement setup through specialized probe component.
  • Measurement of voltage transfer function (VTF) – precisely computes a VTF to ensure UCIe specification compliance and analyzes system bit error rate (BER) down to 1e-27 or 1e-32 levels.
  • Measures eye diagram height, eye width, skew, mask margin, and BER contour.
  • Analysis of forwarded clocking to accurately capture the asynchronous clocking behavior.
Source: Keysight
ShareTweetShare
Previous Post

T-Mobile US adds 540K fixed wireless customers in Q4 2023

Next Post

Intel opens Fab 9 for advanced packaging of chiplets

Jim Carroll

Jim Carroll

Editor and Publisher, Converge! Network Digest, Optical Networks Daily - Covering the full stack of network convergence from Silicon Valley

Related Posts

Cisco, G42, and AMD to Build AI Infrastructure in the UAE
AI Infrastructure

DigitalBridge Teams with KT for AI Data Centers in Korea

November 26, 2025
BerryComm Expands Central Indiana Fiber with Nokia
5G / 6G / Wi-Fi

Telefónica Germany Awards Nokia a 5-Year RAN Modernization Deal

November 26, 2025
AMD’s Compute + Pensando Network Architecture Powers Zyphra’s AI 
AI Infrastructure

AMD’s Compute + Pensando Network Architecture Powers Zyphra’s AI 

November 25, 2025
Bleu, the “Cloud de Confiance” from Capgemini and Orange
Clouds and Carriers

Orange Business Begins Migration of 70% of IT Infrastructure to Bleu Cloud

November 25, 2025
Dell’s server and networking sales rise 16% yoy
Financials

Dell Raises FY26 AI Infrastructure Outlook as AI Server Shipments Surge 150%

November 25, 2025
GlobalFoundries acquires Tagore Technology’s GaN IP
Optical

GlobalFoundries Acquires InfiniLink for Silicon-Photonics Expertise

November 25, 2025
Next Post
Intel opens Fab 9 for advanced packaging of chiplets

Intel opens Fab 9 for advanced packaging of chiplets

Categories

  • 5G / 6G / Wi-Fi
  • AI Infrastructure
  • All
  • Automotive Networking
  • Blueprints
  • Clouds and Carriers
  • Data Centers
  • Enterprise
  • Explainer
  • Feature
  • Financials
  • Last Mile / Middle Mile
  • Legal / Regulatory
  • Optical
  • Quantum
  • Research
  • Security
  • Semiconductors
  • Space
  • Start-ups
  • Subsea
  • Sustainability
  • Video
  • Webinars

Archives

Tags

5G All AT&T Australia AWS Blueprint columns BroadbandWireless Broadcom China Ciena Cisco Data Centers Dell'Oro Ericsson FCC Financial Financials Huawei Infinera Intel Japan Juniper Last Mile Last Mille LTE Mergers and Acquisitions Mobile NFV Nokia Optical Packet Systems PacketVoice People Regulatory Satellite SDN Service Providers Silicon Silicon Valley StandardsWatch Storage TTP UK Verizon Wi-Fi
Converge Digest

A private dossier for networking and telecoms

Follow Us

  • Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io

© 2025 Converge Digest - A private dossier for networking and telecoms.

No Result
View All Result
  • Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io

© 2025 Converge Digest - A private dossier for networking and telecoms.

This website uses cookies. By continuing to use this website you are giving consent to cookies being used. Visit our Privacy and Cookie Policy.
Go to mobile version