• Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io
No Result
View All Result
Converge Digest
Sunday, April 12, 2026
  • Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io
No Result
View All Result
Converge Digest
No Result
View All Result

Home » Synopsys and TSMC Accelerate Angstrom-Scale Design with A16, N2P

Synopsys and TSMC Accelerate Angstrom-Scale Design with A16, N2P

April 23, 2025
in Semiconductors
A A

Synopsys and TSMC have expanded their long-standing collaboration with certified EDA flows and IP solutions for the latest angstrom-scale nodes, including TSMC’s A16 and N2P processes. The companies are enabling advanced SoC and 3DIC design with AI-driven digital and analog design flows, CoWoS packaging support, and comprehensive IP portfolios optimized for ultra-low power and high-performance compute.

Certified flows built on Synopsys.ai enhance migration, frequency optimization, and backend routing for advanced nodes. Synopsys’ IC Validator™ is now certified for both A16 and N2P, with 3Dblox-ready 3DIC verification capabilities and scalable PERC rule support for ESD analysis. Synopsys 3DIC Compiler supports TSMC’s CoWoS platform with up to 5.5x reticle interposers and multi-die integration workflows powered by integrated thermal, power, and signal integrity analysis.

Synopsys also offers a robust portfolio of silicon-proven IP for leading-edge standards, including 1.6T Ethernet, PCIe 7.0, UCIe, HBM4, and UALink. These IP blocks are optimized for deployment on TSMC’s N2/N2P processes and are designed to reduce risk and accelerate time-to-market for next-generation AI, HPC, and automotive chips.

  • Certified Synopsys EDA flows now support TSMC’s A16 and N2P nodes, with work underway for A14.
  • Synopsys.ai enables AI-driven optimization for analog, digital, and RF migration at advanced nodes.
  • 3DIC Compiler supports TSMC CoWoS with 5.5x reticle-sized interposers and 3Dblox standard.
  • Broad IP portfolio includes PHYs and controllers for PCIe 7.0, HBM4, Ethernet, UCIe, LPDDR6, and Ultra Ethernet.
  • IC Validator enables A16/N2P signoff with enhanced DRC, LVS, and ESD verification performance.

“Together, we are delivering future-ready solutions that empower engineers to push the boundaries of technology,” said Sanjay Bali, SVP of Strategy and Product Management at Synopsys.


Tags: SynopsysTSMC
ShareTweetShare
Previous Post

Verizon: Cyberattacks Continue to Surge in 2025

Next Post

TSMC Certifies Ansys for Photonic and RF Design Flows

Jim Carroll

Jim Carroll

Editor and Publisher, Converge! Network Digest, Optical Networks Daily - Covering the full stack of network convergence from Silicon Valley

Related Posts

Alphawave Semi Tapes Out UCIe 3D Chiplet on TSMC
Semiconductors

Alphawave Semi Tapes Out UCIe 3D Chiplet on TSMC

October 1, 2025
Alchip and Ayar Labs Team on Co-Packaged Optics
All

Alchip and Ayar Labs Team on Co-Packaged Optics

September 26, 2025
Cadence Expands TSMC Partnership with AI-Driven Design
Semiconductors

Cadence Expands TSMC Partnership with AI-Driven Design

September 25, 2025
Polar Semi lands funding to become US-owned merchant fab
Semiconductors

Alphawave Semi Tapes Out 64 Gbps UCIe Gen3 on TSMC 3nm

September 24, 2025
Synopsys Sells Optical Solutions Group to Keysight Ahead of Ansys Deal
Financials

Synopsys Warns of Continued IP Weakness Amid China and Foundry Headwinds

September 13, 2025
Intel expands its manufacturing plans
Semiconductors

TSMC and University of Tokyo Launch Joint Semiconductor Lab

June 11, 2025
Next Post
TSMC Certifies Ansys for Photonic and RF Design Flows

TSMC Certifies Ansys for Photonic and RF Design Flows

Categories

  • 5G / 6G / Wi-Fi
  • AI Infrastructure
  • All
  • Automotive Networking
  • Blueprints
  • Clouds and Carriers
  • Data Centers
  • Enterprise
  • Explainer
  • Feature
  • Financials
  • Last Mile / Middle Mile
  • Legal / Regulatory
  • Optical
  • Quantum
  • Research
  • Security
  • Semiconductors
  • Space
  • Start-ups
  • Subsea
  • Sustainability
  • Video
  • Webinars

Archives

Tags

5G All AT&T Australia AWS Blueprint columns BroadbandWireless Broadcom China Ciena Cisco Data Centers Dell'Oro Ericsson FCC Financial Financials Huawei Infinera Intel Japan Juniper Last Mile Last Mille LTE Mergers and Acquisitions Mobile NFV Nokia Optical Packet Systems PacketVoice People Regulatory Satellite SDN Service Providers Silicon Silicon Valley StandardsWatch Storage TTP UK Verizon Wi-Fi
Converge Digest

A private dossier for networking and telecoms

Follow Us

  • Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io

© 2025 Converge Digest - A private dossier for networking and telecoms.

No Result
View All Result
  • Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io

© 2025 Converge Digest - A private dossier for networking and telecoms.

This website uses cookies. By continuing to use this website you are giving consent to cookies being used. Visit our Privacy and Cookie Policy.
Go to mobile version