• Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io
No Result
View All Result
Converge Digest
Sunday, April 19, 2026
  • Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io
No Result
View All Result
Converge Digest
No Result
View All Result

Home » TE Connectivity demos high-speed data center interconnects

TE Connectivity demos high-speed data center interconnects

March 31, 2022
in Semiconductors
A A

TE Connectivity (TE) will host the following demonstrations at next week’s DesignCon 2022 in Santa Clara, California.

  • 112G quad small formfactor pluggable double density (QSFP-DD) Over-the-Board (OTB) ​– TE has developed a new connector that extends the reach of the traditional surface mount technology faceplate connectors. The near-chip socket (NCS) connector is based on existing TE socket technology to provide a dense pin field, superior crosstalk isolation, and a total mated height of 5.8mm to allow for placement as close as possible to the application specific integrated circuit (ASIC). The channel includes 2 X 300mm NCS to QSFP-DD OTB cable assembly and 1.5 m QDD direct cable copper (DAC) cable assembly with a channel loss of 37dB BGA to BGA and driven by 112G PAM4 SerDes. TE’s QSFP-DD OTB to NCS solution demonstrates how TE can utilize traditional PCB materials and extend the reach of the QSFP-DD channel. ​

  • 800G QSFP-DD Active Copper Cable ​– The 800G QSFP-DD active copper cable (ACC) demonstrates the latest in TE’s bulk cable and termination technology. A retimer embedded in the module extends the reach of copper cables while consuming less power than equivalent optical cables. ACC technology also enables fine wire gauges for short links to ease routing challenges in dense next-gen racks. This live demo shows eight lanes of 112G PAM-4 data running through TE’s ACC with a host trace and connector on each side.​
  • Cabled Card Electromechanical (CEM) Technology ​- TE’s Sliver connector portfolio is the backbone of this architectural shift in the market.  TE uses a standardized CEM connector interface, defined within the PCI-SIG standard, in tandem with a Sliver 4C+ host connector.  This configuration enables PCIe system channels to extend their reach and performance for Gen 5.0, and soon-to-be Gen 6.0 applications.  TE is simplifying design choices for our industry by increasing the configurability, modularity, and optionality of our solutions to market.  The mechanical robustness of both the Sliver connector interface, as well as the CEM assembly, make this solution an option for almost any PCIe based application.​
  • Co-Packaged Socket Technology​ – Increases in bandwidth density and adoption of higher speed protocols is putting constraints on traditional switch and server architectures. Integrating copper or optics with the silicon can help relieve some of those constraints. TE has developed socket technologies to allow a separable interface between copper or optical modules and silicon packages for co-packaged architectures. Multiple socket contact technologies allow contact pitches down to 0.40mm while delivering excellent signal integrity performance.​  The display at DesignCon will showcase functionality of a co-packaged copper link leveraging TE’s co-packaged socket technology. Also displayed is a static mockup showing TE’s uLGA socket in a 51.2T Near Package Optics (NPO) switch implementation.​
  • Next Generation PCIe Link with CDFP Technology ​– With an increased use of disaggregated resources comes the necessity for a low latency, high performance, high density external cabling solution that is mature with proven reliability and robustness.  TE will be showcasing the use of CDFP technology as the next-generation external PCI Express cabling link by demonstrating a PCIe Gen 5.0 channel at 32 GT/s as a live demo.  Today’s CDFP technology enables a x16 link width within a single port, enabling 512 GT/s of bandwidth and scalable to support x8 and x4 link widths in the near future.  The industry has accepted CDFP technology as a next-generation external cable solution TE’s CDFP technology connects computing appliance resources within applications such as Artificial Intelligence/Machine Learning and NVMe-based storage applications and can be used in future applications enabled by PCI Express infrastructure (such as CXL™).    

​ TE’s featured static demo will include:

  • DDR5 Dual Inline Memory Module (DIMM) Socket ​- TE’s fifth generation of double data rate, dual inline memory module (DDR5) sockets include surface mount technology and can address the higher data rates needed for today’s memory module applications. Designed in accordance with JEDEC industry standards, this socket includes 288 positions, 0.85mm pitch. DDR5 DIMM sockets support 288-Pin SMT type. ​This socket is designed with short, medium, long and narrow latch options to address different space requirements. It is also available in multiple color and plating options. The DDR5 sockets are engineered for higher data rates and can provide up to two times higher performance than DDR4 DIMM sockets. DDR5 sockets are used in communication memory applications, such as data centers, desktop PCs, mass storage and servers. ​

“As the industry continues its unstoppable march toward higher speeds and denser equipment, designs require new approaches to connectivity and thermal management,” said Nathan Tracy, TE technologist, industry standards manager and OIF vice president of marketing and board member. “Each year at DesignCon, TE demonstrates its industry leadership in developing new technologies and products to support next-generation data center and networking equipment, and we are proud to be showcasing our latest technical advances via functioning demonstrations and displays.”

Tags: #DesignConSiliconTE Connectivity
ShareTweetShare
Previous Post

LayerZero Labs raises $135M for decentralized omnichain interop protocol

Next Post

Etisalat UAE teams with Nokia on private 5G

Staff

Staff

Related Posts

Montage Technology Samples PCIe 6.x/CXL 3.x Retimer Chips
Data Centers

Montage Technology Samples PCIe 6.x/CXL 3.x Retimer Chips

January 22, 2025
Intel marks first EUV light at Fab 34 in Ireland
Semiconductors

Intel marks first EUV light at Fab 34 in Ireland

December 30, 2022
Samsung and NAVER target semiconductors for hyperscale AI
Semiconductors

Samsung and NAVER target semiconductors for hyperscale AI

December 5, 2022
Marvell’s OCTEON 10 DPU paired with Nokia ReefShark 5G chip
5G / 6G / Wi-Fi

Marvell’s OCTEON 10 DPU paired with Nokia ReefShark 5G chip

December 1, 2022
Analog Devices debuts Single-pair Power over Ethernet at 1 km
Semiconductors

Analog Devices debuts Single-pair Power over Ethernet at 1 km

November 16, 2022
AMD’s 4th gen server CPUs pack up to 96 cores
Semiconductors

AMD’s 4th gen server CPUs pack up to 96 cores

November 13, 2022
Next Post
Etisalat UAE teams with Nokia on private 5G

Etisalat UAE teams with Nokia on private 5G

Please login to join discussion

Categories

  • 5G / 6G / Wi-Fi
  • AI Infrastructure
  • All
  • Automotive Networking
  • Blueprints
  • Clouds and Carriers
  • Data Centers
  • Enterprise
  • Explainer
  • Feature
  • Financials
  • Last Mile / Middle Mile
  • Legal / Regulatory
  • Optical
  • Quantum
  • Research
  • Security
  • Semiconductors
  • Space
  • Start-ups
  • Subsea
  • Sustainability
  • Video
  • Webinars

Archives

Tags

5G All AT&T Australia AWS Blueprint columns BroadbandWireless Broadcom China Ciena Cisco Data Centers Dell'Oro Ericsson FCC Financial Financials Huawei Infinera Intel Japan Juniper Last Mile Last Mille LTE Mergers and Acquisitions Mobile NFV Nokia Optical Packet Systems PacketVoice People Regulatory Satellite SDN Service Providers Silicon Silicon Valley StandardsWatch Storage TTP UK Verizon Wi-Fi
Converge Digest

A private dossier for networking and telecoms

Follow Us

  • Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io

© 2025 Converge Digest - A private dossier for networking and telecoms.

No Result
View All Result
  • Home
  • Events Calendar
  • Blueprint Guidelines
  • Privacy Policy
  • Subscribe to Daily Newsletter
  • NextGenInfra.io

© 2025 Converge Digest - A private dossier for networking and telecoms.

This website uses cookies. By continuing to use this website you are giving consent to cookies being used. Visit our Privacy and Cookie Policy.
Go to mobile version